stm32f1xx_it(4861).c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /* USER CODE BEGIN Header */
  2. /**
  3. ******************************************************************************
  4. * @file stm32f1xx_it.c
  5. * @brief Interrupt Service Routines.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2024 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. /* USER CODE END Header */
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "main.h"
  21. #include "stm32f1xx_it.h"
  22. /* Private includes ----------------------------------------------------------*/
  23. /* USER CODE BEGIN Includes */
  24. /* USER CODE END Includes */
  25. /* Private typedef -----------------------------------------------------------*/
  26. /* USER CODE BEGIN TD */
  27. /* USER CODE END TD */
  28. /* Private define ------------------------------------------------------------*/
  29. /* USER CODE BEGIN PD */
  30. /* USER CODE END PD */
  31. /* Private macro -------------------------------------------------------------*/
  32. /* USER CODE BEGIN PM */
  33. /* USER CODE END PM */
  34. /* Private variables ---------------------------------------------------------*/
  35. /* USER CODE BEGIN PV */
  36. /* USER CODE END PV */
  37. /* Private function prototypes -----------------------------------------------*/
  38. /* USER CODE BEGIN PFP */
  39. /* USER CODE END PFP */
  40. /* Private user code ---------------------------------------------------------*/
  41. /* USER CODE BEGIN 0 */
  42. /* USER CODE END 0 */
  43. /* External variables --------------------------------------------------------*/
  44. extern TIM_HandleTypeDef htim2;
  45. extern TIM_HandleTypeDef htim4;
  46. extern DMA_HandleTypeDef hdma_usart3_tx;
  47. extern DMA_HandleTypeDef hdma_usart3_rx;
  48. extern UART_HandleTypeDef huart1;
  49. extern UART_HandleTypeDef huart3;
  50. extern TIM_HandleTypeDef htim1;
  51. /* USER CODE BEGIN EV */
  52. /* USER CODE END EV */
  53. /******************************************************************************/
  54. /* Cortex-M3 Processor Interruption and Exception Handlers */
  55. /******************************************************************************/
  56. /**
  57. * @brief This function handles Non maskable interrupt.
  58. */
  59. void NMI_Handler(void)
  60. {
  61. /* USER CODE BEGIN NonMaskableInt_IRQn 0 */
  62. /* USER CODE END NonMaskableInt_IRQn 0 */
  63. /* USER CODE BEGIN NonMaskableInt_IRQn 1 */
  64. while (1)
  65. {
  66. }
  67. /* USER CODE END NonMaskableInt_IRQn 1 */
  68. }
  69. /**
  70. * @brief This function handles Hard fault interrupt.
  71. */
  72. void HardFault_Handler(void)
  73. {
  74. /* USER CODE BEGIN HardFault_IRQn 0 */
  75. /* USER CODE END HardFault_IRQn 0 */
  76. while (1)
  77. {
  78. /* USER CODE BEGIN W1_HardFault_IRQn 0 */
  79. /* USER CODE END W1_HardFault_IRQn 0 */
  80. }
  81. }
  82. /**
  83. * @brief This function handles Memory management fault.
  84. */
  85. void MemManage_Handler(void)
  86. {
  87. /* USER CODE BEGIN MemoryManagement_IRQn 0 */
  88. /* USER CODE END MemoryManagement_IRQn 0 */
  89. while (1)
  90. {
  91. /* USER CODE BEGIN W1_MemoryManagement_IRQn 0 */
  92. /* USER CODE END W1_MemoryManagement_IRQn 0 */
  93. }
  94. }
  95. /**
  96. * @brief This function handles Prefetch fault, memory access fault.
  97. */
  98. void BusFault_Handler(void)
  99. {
  100. /* USER CODE BEGIN BusFault_IRQn 0 */
  101. /* USER CODE END BusFault_IRQn 0 */
  102. while (1)
  103. {
  104. /* USER CODE BEGIN W1_BusFault_IRQn 0 */
  105. /* USER CODE END W1_BusFault_IRQn 0 */
  106. }
  107. }
  108. /**
  109. * @brief This function handles Undefined instruction or illegal state.
  110. */
  111. void UsageFault_Handler(void)
  112. {
  113. /* USER CODE BEGIN UsageFault_IRQn 0 */
  114. /* USER CODE END UsageFault_IRQn 0 */
  115. while (1)
  116. {
  117. /* USER CODE BEGIN W1_UsageFault_IRQn 0 */
  118. /* USER CODE END W1_UsageFault_IRQn 0 */
  119. }
  120. }
  121. /**
  122. * @brief This function handles Debug monitor.
  123. */
  124. void DebugMon_Handler(void)
  125. {
  126. /* USER CODE BEGIN DebugMonitor_IRQn 0 */
  127. /* USER CODE END DebugMonitor_IRQn 0 */
  128. /* USER CODE BEGIN DebugMonitor_IRQn 1 */
  129. /* USER CODE END DebugMonitor_IRQn 1 */
  130. }
  131. /******************************************************************************/
  132. /* STM32F1xx Peripheral Interrupt Handlers */
  133. /* Add here the Interrupt Handlers for the used peripherals. */
  134. /* For the available peripheral interrupt handler names, */
  135. /* please refer to the startup file (startup_stm32f1xx.s). */
  136. /******************************************************************************/
  137. /**
  138. * @brief This function handles DMA1 channel2 global interrupt.
  139. */
  140. void DMA1_Channel2_IRQHandler(void)
  141. {
  142. /* USER CODE BEGIN DMA1_Channel2_IRQn 0 */
  143. /* USER CODE END DMA1_Channel2_IRQn 0 */
  144. HAL_DMA_IRQHandler(&hdma_usart3_tx);
  145. /* USER CODE BEGIN DMA1_Channel2_IRQn 1 */
  146. /* USER CODE END DMA1_Channel2_IRQn 1 */
  147. }
  148. /**
  149. * @brief This function handles DMA1 channel3 global interrupt.
  150. */
  151. void DMA1_Channel3_IRQHandler(void)
  152. {
  153. /* USER CODE BEGIN DMA1_Channel3_IRQn 0 */
  154. /* USER CODE END DMA1_Channel3_IRQn 0 */
  155. HAL_DMA_IRQHandler(&hdma_usart3_rx);
  156. /* USER CODE BEGIN DMA1_Channel3_IRQn 1 */
  157. /* USER CODE END DMA1_Channel3_IRQn 1 */
  158. }
  159. /**
  160. * @brief This function handles TIM1 update interrupt.
  161. */
  162. void TIM1_UP_IRQHandler(void)
  163. {
  164. /* USER CODE BEGIN TIM1_UP_IRQn 0 */
  165. /* USER CODE END TIM1_UP_IRQn 0 */
  166. HAL_TIM_IRQHandler(&htim1);
  167. /* USER CODE BEGIN TIM1_UP_IRQn 1 */
  168. /* USER CODE END TIM1_UP_IRQn 1 */
  169. }
  170. /**
  171. * @brief This function handles TIM2 global interrupt.
  172. */
  173. void TIM2_IRQHandler(void)
  174. {
  175. /* USER CODE BEGIN TIM2_IRQn 0 */
  176. /* USER CODE END TIM2_IRQn 0 */
  177. HAL_TIM_IRQHandler(&htim2);
  178. /* USER CODE BEGIN TIM2_IRQn 1 */
  179. /* USER CODE END TIM2_IRQn 1 */
  180. }
  181. /**
  182. * @brief This function handles TIM4 global interrupt.
  183. */
  184. void TIM4_IRQHandler(void)
  185. {
  186. /* USER CODE BEGIN TIM4_IRQn 0 */
  187. /* USER CODE END TIM4_IRQn 0 */
  188. HAL_TIM_IRQHandler(&htim4);
  189. /* USER CODE BEGIN TIM4_IRQn 1 */
  190. /* USER CODE END TIM4_IRQn 1 */
  191. }
  192. /**
  193. * @brief This function handles USART1 global interrupt.
  194. */
  195. void USART1_IRQHandler(void)
  196. {
  197. /* USER CODE BEGIN USART1_IRQn 0 */
  198. /* USER CODE END USART1_IRQn 0 */
  199. HAL_UART_IRQHandler(&huart1);
  200. /* USER CODE BEGIN USART1_IRQn 1 */
  201. /* USER CODE END USART1_IRQn 1 */
  202. }
  203. /**
  204. * @brief This function handles USART3 global interrupt.
  205. */
  206. void USART3_IRQHandler(void)
  207. {
  208. /* USER CODE BEGIN USART3_IRQn 0 */
  209. // uint8_t temp = 0;
  210. /* USER CODE END USART3_IRQn 0 */
  211. HAL_UART_IRQHandler(&huart3);
  212. /* USER CODE BEGIN USART3_IRQn 1 */
  213. // if(__HAL_UART_GET_FLAG(&huart3, UART_FLAG_ORE) != RESET){
  214. // __HAL_UART_CLEAR_OREFLAG(&huart3);
  215. // (void)huart3.Instance->SR;
  216. // (void)huart3.Instance->DR;
  217. // }
  218. // if(__HAL_UART_GET_FLAG(&huart3, UART_FLAG_RXNE) != RESET){
  219. // HAL_UART_Receive(&huart3, &temp, 1, HAL_MAX_DELAY);
  220. // if(g_usart3_rx_len < (USART3_REC_LEN - 1)){
  221. // g_usart3_rx_buf[g_usart3_rx_len] = temp;
  222. // g_usart3_rx_len++;
  223. // }else{
  224. // g_usart3_rx_len = 0;
  225. // g_usart3_rx_buf[g_usart3_rx_len] = temp;
  226. // g_usart3_rx_len++;
  227. // }
  228. // }
  229. if(__HAL_UART_GET_FLAG(&huart3, UART_FLAG_IDLE) != RESET){
  230. __HAL_UART_CLEAR_IDLEFLAG(&huart3);
  231. g_usart3_rx_sta++;
  232. HAL_UART_DMAStop(&huart3);
  233. __HAL_UART_DISABLE_IT(&huart3, UART_IT_IDLE);
  234. }
  235. // if(__HAL_UART_GET_FLAG(&huart3, UART_FLAG_TXE) != RESET)
  236. // {
  237. // huart3.Instance->DR = (uint8_t)(*huart3.pTxBuffPtr++ & (uint8_t)0x00FF);
  238. // if (huart3.TxXferCount == 0U)
  239. // {
  240. // /* Disable the UART Transmit Data Register Empty Interrupt */
  241. // __HAL_UART_DISABLE_IT(&huart3, UART_IT_TXE);
  242. // /* Enable the UART Transmit Complete Interrupt */
  243. // __HAL_UART_ENABLE_IT(&huart3, UART_IT_TC);
  244. // }
  245. // return;
  246. // }
  247. // /* UART in mode Transmitter end --------------------------------------------*/
  248. // if (__HAL_UART_GET_FLAG(&huart3, UART_FLAG_TC) != RESET)
  249. // {
  250. // /* Disable the UART Transmit Complete Interrupt */
  251. // __HAL_UART_DISABLE_IT(&huart3, UART_IT_TC);
  252. // return;
  253. // }
  254. /* USER CODE END USART3_IRQn 1 */
  255. }
  256. /* USER CODE BEGIN 1 */
  257. /* USER CODE END 1 */